mirror of
https://github.com/torvalds/linux.git
synced 2025-12-07 20:06:24 +00:00
Pull drm updates from Dave Airlie:
"Highlights:
- Intel xe enable Panthor Lake, started adding WildCat Lake
- amdgpu has a bunch of reset improvments along with the usual IP
updates
- msm got VM_BIND support which is important for vulkan sparse memory
- more drm_panic users
- gpusvm common code to handle a bunch of core SVM work outside
drivers.
Detail summary:
Changes outside drm subdirectory:
- 'shrink_shmem_memory()' for better shmem/hibernate interaction
- Rust support infrastructure:
- make ETIMEDOUT available
- add size constants up to SZ_2G
- add DMA coherent allocation bindings
- mtd driver for Intel GPU non-volatile storage
- i2c designware quirk for Intel xe
core:
- atomic helpers: tune enable/disable sequences
- add task info to wedge API
- refactor EDID quirks
- connector: move HDR sink to drm_display_info
- fourcc: half-float and 32-bit float formats
- mode_config: pass format info to simplify
dma-buf:
- heaps: Give CMA heap a stable name
ci:
- add device tree validation and kunit
displayport:
- change AUX DPCD access probe address
- add quirk for DPCD probe
- add panel replay definitions
- backlight control helpers
fbdev:
- make CONFIG_FIRMWARE_EDID available on all arches
fence:
- fix UAF issues
format-helper:
- improve tests
gpusvm:
- introduce devmem only flag for allocation
- add timeslicing support to GPU SVM
ttm:
- improve eviction
sched:
- tracing improvements
- kunit improvements
- memory leak fixes
- reset handling improvements
color mgmt:
- add hardware gamma LUT handling helpers
bridge:
- add destroy hook
- switch to reference counted drm_bridge allocations
- tc358767: convert to devm_drm_bridge_alloc
- improve CEC handling
panel:
- switch to reference counter drm_panel allocations
- fwnode panel lookup
- Huiling hl055fhv028c support
- Raspberry Pi 7" 720x1280 support
- edp: KDC KD116N3730A05, N160JCE-ELL CMN, N116BCJ-EAK
- simple: AUO P238HAN01
- st7701: Winstar wf40eswaa6mnn0
- visionox: rm69299-shift
- Renesas R61307, Renesas R69328 support
- DJN HX83112B
hdmi:
- add CEC handling
- YUV420 output support
xe:
- WildCat Lake support
- Enable PanthorLake by default
- mark BMG as SRIOV capable
- update firmware recommendations
- Expose media OA units
- aux-bux support for non-volatile memory
- MTD intel-dg driver for non-volatile memory
- Expose fan control and voltage regulator in sysfs
- restructure migration for multi-device
- Restore GuC submit UAF fix
- make GEM shrinker drm managed
- SRIOV VF Post-migration recovery of GGTT nodes
- W/A additions/reworks
- Prefetch support for svm ranges
- Don't allocate managed BO for each policy change
- HWMON fixes for BMG
- Create LRC BO without VM
- PCI ID updates
- make SLPC debugfs files optional
- rework eviction rejection of bound external BOs
- consolidate PAT programming logic for pre/post Xe2
- init changes for flicker-free boot
- Enable GuC Dynamic Inhibit Context switch
i915:
- drm_panic support for i915/xe
- initial flip queue off by default for LNL/PNL
- Wildcat Lake Display support
- Support for DSC fractional link bpp
- Support for simultaneous Panel Replay and Adaptive sync
- Support for PTL+ double buffer LUT
- initial PIPEDMC event handling
- drm_panel_follower support
- DPLL interface renames
- allocate struct intel_display dynamically
- flip queue preperation
- abstract DRAM detection better
- avoid GuC scheduling stalls
- remove DG1 force probe requirement
- fix MEI interrupt handler on RT kernels
- use backlight control helpers for eDP
- more shared display code refactoring
amdgpu:
- add userq slot to INFO ioctl
- SR-IOV hibernation support
- Suspend improvements
- Backlight improvements
- Use scaling for non-native eDP modes
- cleaner shader updates for GC 9.x
- Remove fence slab
- SDMA fw checks for userq support
- RAS updates
- DMCUB updates
- DP tunneling fixes
- Display idle D3 support
- Per queue reset improvements
- initial smartmux support
amdkfd:
- enable KFD on loongarch
- mtype fix for ext coherent system memory
radeon:
- CS validation additional GL extensions
- drop console lock during suspend/resume
- bump driver version
msm:
- VM BIND support
- CI: infrastructure updates
- UBWC single source of truth
- decouple GPU and KMS support
- DP: rework I/O accessors
- DPU: SM8750 support
- DSI: SM8750 support
- GPU: X1-45 support and speedbin support for X1-85
- MDSS: SM8750 support
nova:
- register! macro improvements
- DMA object abstraction
- VBIOS parser + fwsec lookup
- sysmem flush page support
- falcon: generic falcon boot code and HAL
- FWSEC-FRTS: fb setup and load/execute
ivpu:
- Add Wildcat Lake support
- Add turbo flag
ast:
- improve hardware generations implementation
imx:
- IMX8qxq Display Controller support
lima:
- Rockchip RK3528 GPU support
nouveau:
- fence handling cleanup
panfrost:
- MT8370 support
- bo labeling
- 64-bit register access
qaic:
- add RAS support
rockchip:
- convert inno_hdmi to a bridge
rz-du:
- add RZ/V2H(P) support
- MIPI-DSI DCS support
sitronix:
- ST7567 support
sun4i:
- add H616 support
tidss:
- add TI AM62L support
- AM65x OLDI bridge support
bochs:
- drm panic support
vkms:
- YUV and R* format support
- use faux device
vmwgfx:
- fence improvements
hyperv:
- move out of simple
- add drm_panic support"
* tag 'drm-next-2025-07-30' of https://gitlab.freedesktop.org/drm/kernel: (1479 commits)
drm/tidss: oldi: convert to devm_drm_bridge_alloc() API
drm/tidss: encoder: convert to devm_drm_bridge_alloc()
drm/amdgpu: move reset support type checks into the caller
drm/amdgpu/sdma7: re-emit unprocessed state on ring reset
drm/amdgpu/sdma6: re-emit unprocessed state on ring reset
drm/amdgpu/sdma5.2: re-emit unprocessed state on ring reset
drm/amdgpu/sdma5: re-emit unprocessed state on ring reset
drm/amdgpu/gfx12: re-emit unprocessed state on ring reset
drm/amdgpu/gfx11: re-emit unprocessed state on ring reset
drm/amdgpu/gfx10: re-emit unprocessed state on ring reset
drm/amdgpu/gfx9.4.3: re-emit unprocessed state on kcq reset
drm/amdgpu/gfx9: re-emit unprocessed state on kcq reset
drm/amdgpu: Add WARN_ON to the resource clear function
drm/amd/pm: Use cached metrics data on SMUv13.0.6
drm/amd/pm: Use cached data for min/max clocks
gpu: nova-core: fix bounds check in PmuLookupTableEntry::new
drm/amdgpu: Replace HQD terminology with slots naming
drm/amdgpu: Add user queue instance count in HW IP info
drm/amd/amdgpu: Add helper functions for isp buffers
drm/amd/amdgpu: Initialize swnode for ISP MFD device
...
237 lines
8.5 KiB
C
237 lines
8.5 KiB
C
/*
|
|
* Copyright 2016 Advanced Micro Devices, Inc.
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
*
|
|
*/
|
|
|
|
#ifndef __AMDGPU_TTM_H__
|
|
#define __AMDGPU_TTM_H__
|
|
|
|
#include <linux/dma-direction.h>
|
|
#include <drm/gpu_scheduler.h>
|
|
#include <drm/ttm/ttm_placement.h>
|
|
#include "amdgpu_vram_mgr.h"
|
|
|
|
#define AMDGPU_PL_GDS (TTM_PL_PRIV + 0)
|
|
#define AMDGPU_PL_GWS (TTM_PL_PRIV + 1)
|
|
#define AMDGPU_PL_OA (TTM_PL_PRIV + 2)
|
|
#define AMDGPU_PL_PREEMPT (TTM_PL_PRIV + 3)
|
|
#define AMDGPU_PL_DOORBELL (TTM_PL_PRIV + 4)
|
|
#define __AMDGPU_PL_NUM (TTM_PL_PRIV + 5)
|
|
|
|
#define AMDGPU_GTT_MAX_TRANSFER_SIZE 512
|
|
#define AMDGPU_GTT_NUM_TRANSFER_WINDOWS 2
|
|
|
|
extern const struct attribute_group amdgpu_vram_mgr_attr_group;
|
|
extern const struct attribute_group amdgpu_gtt_mgr_attr_group;
|
|
|
|
struct hmm_range;
|
|
|
|
struct amdgpu_gtt_mgr {
|
|
struct ttm_resource_manager manager;
|
|
struct drm_mm mm;
|
|
spinlock_t lock;
|
|
};
|
|
|
|
struct amdgpu_mman {
|
|
struct ttm_device bdev;
|
|
struct ttm_pool *ttm_pools;
|
|
bool initialized;
|
|
void __iomem *aper_base_kaddr;
|
|
|
|
/* buffer handling */
|
|
const struct amdgpu_buffer_funcs *buffer_funcs;
|
|
struct amdgpu_ring *buffer_funcs_ring;
|
|
bool buffer_funcs_enabled;
|
|
|
|
struct mutex gtt_window_lock;
|
|
/* High priority scheduler entity for buffer moves */
|
|
struct drm_sched_entity high_pr;
|
|
/* Low priority scheduler entity for VRAM clearing */
|
|
struct drm_sched_entity low_pr;
|
|
|
|
struct amdgpu_vram_mgr vram_mgr;
|
|
struct amdgpu_gtt_mgr gtt_mgr;
|
|
struct ttm_resource_manager preempt_mgr;
|
|
|
|
uint64_t stolen_vga_size;
|
|
struct amdgpu_bo *stolen_vga_memory;
|
|
uint64_t stolen_extended_size;
|
|
struct amdgpu_bo *stolen_extended_memory;
|
|
bool keep_stolen_vga_memory;
|
|
|
|
struct amdgpu_bo *stolen_reserved_memory;
|
|
uint64_t stolen_reserved_offset;
|
|
uint64_t stolen_reserved_size;
|
|
|
|
/* discovery */
|
|
uint8_t *discovery_bin;
|
|
uint32_t discovery_tmr_size;
|
|
/* fw reserved memory */
|
|
struct amdgpu_bo *fw_reserved_memory;
|
|
struct amdgpu_bo *fw_reserved_memory_extend;
|
|
|
|
/* firmware VRAM reservation */
|
|
u64 fw_vram_usage_start_offset;
|
|
u64 fw_vram_usage_size;
|
|
struct amdgpu_bo *fw_vram_usage_reserved_bo;
|
|
void *fw_vram_usage_va;
|
|
|
|
/* driver VRAM reservation */
|
|
u64 drv_vram_usage_start_offset;
|
|
u64 drv_vram_usage_size;
|
|
struct amdgpu_bo *drv_vram_usage_reserved_bo;
|
|
void *drv_vram_usage_va;
|
|
|
|
/* PAGE_SIZE'd BO for process memory r/w over SDMA. */
|
|
struct amdgpu_bo *sdma_access_bo;
|
|
void *sdma_access_ptr;
|
|
};
|
|
|
|
struct amdgpu_copy_mem {
|
|
struct ttm_buffer_object *bo;
|
|
struct ttm_resource *mem;
|
|
unsigned long offset;
|
|
};
|
|
|
|
#define AMDGPU_COPY_FLAGS_TMZ (1 << 0)
|
|
#define AMDGPU_COPY_FLAGS_READ_DECOMPRESSED (1 << 1)
|
|
#define AMDGPU_COPY_FLAGS_WRITE_COMPRESSED (1 << 2)
|
|
#define AMDGPU_COPY_FLAGS_MAX_COMPRESSED_SHIFT 3
|
|
#define AMDGPU_COPY_FLAGS_MAX_COMPRESSED_MASK 0x03
|
|
#define AMDGPU_COPY_FLAGS_NUMBER_TYPE_SHIFT 5
|
|
#define AMDGPU_COPY_FLAGS_NUMBER_TYPE_MASK 0x07
|
|
#define AMDGPU_COPY_FLAGS_DATA_FORMAT_SHIFT 8
|
|
#define AMDGPU_COPY_FLAGS_DATA_FORMAT_MASK 0x3f
|
|
#define AMDGPU_COPY_FLAGS_WRITE_COMPRESS_DISABLE_SHIFT 14
|
|
#define AMDGPU_COPY_FLAGS_WRITE_COMPRESS_DISABLE_MASK 0x1
|
|
|
|
#define AMDGPU_COPY_FLAGS_SET(field, value) \
|
|
(((__u32)(value) & AMDGPU_COPY_FLAGS_##field##_MASK) << AMDGPU_COPY_FLAGS_##field##_SHIFT)
|
|
#define AMDGPU_COPY_FLAGS_GET(value, field) \
|
|
(((__u32)(value) >> AMDGPU_COPY_FLAGS_##field##_SHIFT) & AMDGPU_COPY_FLAGS_##field##_MASK)
|
|
|
|
int amdgpu_gtt_mgr_init(struct amdgpu_device *adev, uint64_t gtt_size);
|
|
void amdgpu_gtt_mgr_fini(struct amdgpu_device *adev);
|
|
int amdgpu_preempt_mgr_init(struct amdgpu_device *adev);
|
|
void amdgpu_preempt_mgr_fini(struct amdgpu_device *adev);
|
|
int amdgpu_vram_mgr_init(struct amdgpu_device *adev);
|
|
void amdgpu_vram_mgr_fini(struct amdgpu_device *adev);
|
|
|
|
bool amdgpu_gtt_mgr_has_gart_addr(struct ttm_resource *mem);
|
|
void amdgpu_gtt_mgr_recover(struct amdgpu_gtt_mgr *mgr);
|
|
|
|
uint64_t amdgpu_preempt_mgr_usage(struct ttm_resource_manager *man);
|
|
|
|
u64 amdgpu_vram_mgr_bo_visible_size(struct amdgpu_bo *bo);
|
|
int amdgpu_vram_mgr_alloc_sgt(struct amdgpu_device *adev,
|
|
struct ttm_resource *mem,
|
|
u64 offset, u64 size,
|
|
struct device *dev,
|
|
enum dma_data_direction dir,
|
|
struct sg_table **sgt);
|
|
void amdgpu_vram_mgr_free_sgt(struct device *dev,
|
|
enum dma_data_direction dir,
|
|
struct sg_table *sgt);
|
|
uint64_t amdgpu_vram_mgr_vis_usage(struct amdgpu_vram_mgr *mgr);
|
|
int amdgpu_vram_mgr_reserve_range(struct amdgpu_vram_mgr *mgr,
|
|
uint64_t start, uint64_t size);
|
|
int amdgpu_vram_mgr_query_page_status(struct amdgpu_vram_mgr *mgr,
|
|
uint64_t start);
|
|
void amdgpu_vram_mgr_clear_reset_blocks(struct amdgpu_device *adev);
|
|
|
|
bool amdgpu_res_cpu_visible(struct amdgpu_device *adev,
|
|
struct ttm_resource *res);
|
|
|
|
int amdgpu_ttm_init(struct amdgpu_device *adev);
|
|
void amdgpu_ttm_fini(struct amdgpu_device *adev);
|
|
void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev,
|
|
bool enable);
|
|
int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
|
|
uint64_t dst_offset, uint32_t byte_count,
|
|
struct dma_resv *resv,
|
|
struct dma_fence **fence, bool direct_submit,
|
|
bool vm_needs_flush, uint32_t copy_flags);
|
|
int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
|
|
const struct amdgpu_copy_mem *src,
|
|
const struct amdgpu_copy_mem *dst,
|
|
uint64_t size, bool tmz,
|
|
struct dma_resv *resv,
|
|
struct dma_fence **f);
|
|
int amdgpu_ttm_clear_buffer(struct amdgpu_bo *bo,
|
|
struct dma_resv *resv,
|
|
struct dma_fence **fence);
|
|
int amdgpu_fill_buffer(struct amdgpu_bo *bo,
|
|
uint32_t src_data,
|
|
struct dma_resv *resv,
|
|
struct dma_fence **fence,
|
|
bool delayed);
|
|
|
|
int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo);
|
|
void amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo);
|
|
uint64_t amdgpu_ttm_domain_start(struct amdgpu_device *adev, uint32_t type);
|
|
|
|
#if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
|
|
int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages,
|
|
struct hmm_range **range);
|
|
void amdgpu_ttm_tt_discard_user_pages(struct ttm_tt *ttm,
|
|
struct hmm_range *range);
|
|
bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm,
|
|
struct hmm_range *range);
|
|
#else
|
|
static inline int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo,
|
|
struct page **pages,
|
|
struct hmm_range **range)
|
|
{
|
|
return -EPERM;
|
|
}
|
|
static inline void amdgpu_ttm_tt_discard_user_pages(struct ttm_tt *ttm,
|
|
struct hmm_range *range)
|
|
{
|
|
}
|
|
static inline bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm,
|
|
struct hmm_range *range)
|
|
{
|
|
return false;
|
|
}
|
|
#endif
|
|
|
|
void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages);
|
|
int amdgpu_ttm_tt_get_userptr(const struct ttm_buffer_object *tbo,
|
|
uint64_t *user_addr);
|
|
int amdgpu_ttm_tt_set_userptr(struct ttm_buffer_object *bo,
|
|
uint64_t addr, uint32_t flags);
|
|
bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
|
|
struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
|
|
bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
|
|
unsigned long end, unsigned long *userptr);
|
|
bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
|
|
int *last_invalidated);
|
|
bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm);
|
|
bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
|
|
uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_resource *mem);
|
|
uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
|
|
struct ttm_resource *mem);
|
|
int amdgpu_ttm_evict_resources(struct amdgpu_device *adev, int mem_type);
|
|
|
|
void amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
|
|
|
|
#endif
|